學系成員

  • 學歷

    中央大學電機工程博士

    經歷

    元智大學電機系 助理教授 2010.2~now

    工業研究院電腦與通訊研究所 研究助理 2006.9~2008.4

    交通大學電機與控制研究所 博士後研究員 2009.2~2010.2

    研究專長

    Analog/Mixed Signal Integrated Circuit Designs
    類比/混合訊號電路設計

    High Speed Serial Link System Design
    高速序列介面電路設計

    CMOS Low-Voltage/Low-Power Design Techniques
    CMOS 低電壓低功率設計技術

  • 期刊論文

    (本人於2009年底因家庭因素改姓為"林(Lin)",2009年以前之資料姓氏為"呂(Lu)")

    1.Y. -T. Chen, P. -J. Peng and H. -W. Lin, "A 100-Gb/s PAM-4 Voltage-Mode Transmitter With High-Resolution Unsegmented Three-Tap FFE in 40-nm CMOS," in IEEE Solid-State Circuits Letters, vol. 5, pp. 218-221, 2022, doi: 10.1109/LSSC.2022.3202338.

    2.Y. -T. Chen, P. -J. Peng and H. -W. Lin, "A 12–14.5-GHz 10.2-mW −249-dB FoM Fractional-N Subsampling PLL With a High-Linearity Phase Interpolator in 40-nm CMOS," in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 30, no. 5, pp. 634-643, May 2022, doi: 10.1109/TVLSI.2022.3160327.
    3. H.-W Lu, H.-W. Wang, C.-C. Su, and Chien-Nan Jimmy Liu, “Design of an All-Digital LVDS Driver,” IEEE Transactions on CAS I, vol.56, issue.8, pp.1635-1644, August 2009.
    4. H.-W Lu, C.-C. Su, and Chien-Nan Jimmy Liu, “A Tree-Topology Multiplexer for Multiphase Clocks System,” IEEE Transactions on CAS I, vol.56, issue.1, pp.124-131, January 2009.
    5. H.-W Lu, C.-C. Su, and Chien-Nan Jimmy Liu, “A Scalable Digitalized Buffer for Gigabit I/O,” IEEE Transactions on CAS II, vol.55, issue.10, pp.1026-1030, October 2008.

  • 會議論文

    國際會議論文 International Conference

    1. Zhi-Sheng Zhang, Zhi-Yi Chen, Hung-Wen Lin, " A Buffer Circuit for the Interface of RF and Baseband System," in Proceedings of IEEE International Conference on Consumer Electronics - Taiwan (ICCE-Taiwan), Sep. 2021.

    2. Jia-Ken Li, Hung-Wen Lin, " A Baseband All-Digital Clock and Data Recovery Circuit with A Limited Range Binary Search FSM," in Proceedings of IEEE International Conference on Consumer Electronics - Taiwan (ICCE-Taiwan), Sep. 2020.

    3. Hung-Wen Lin and Tzu-Hao Lin, "A Low-Area Digitalized Low-Pass-Filter with Programmable Active-RC Load", in Proceedings of IEEE International Conference on Semiconductor Electronics (ICSE), July. 2020.

    4. Hung-Wen Lin, Jin-Yi Lin, "A Passband Lock Loop Circuit System for Band Pass Filter," in Proceedings of IEEE System on Chip Design Conference, Nov. 2016.

    5. Hung-Wen Lin and Chien-Han Chuang, "A Low-Area Digitalized Low-Pass-Filter with Programmable Active-RC Load", in Proceedings of IEEE System on Chip Design Conference, Nov. 2015.

    6. Ming-Chun Hsu and Hung-Wen Lin, "Heat Dissipation Improvement Design For QSFP Connector", in Proceedings of IEEE International Microsystems, Packaging, Assembly and Circuits Technology conference , Oct. 2015.

    7. Hung-Wen Lin, Guan-Ru Wu, Zhi-Xiang Shao, Yong-Hsin Huang,"An 10-Gb/s Pulse-Mode I/O for On-Chip 5-mm interconnect," in Proceedings of IEEE System on Chip Design Conference, Nov. 2014. (Silicon Mitus Paper Award)

    8. Hung-Wen Lin, Wu-Wei Lin, Chun-Yen Lin,"A Low-IF AGC Amplifier for DSRC Receiver," in Proceedings of IEEE System on Chip Design Conference, Nov. 2014.

    9. Hung-Wen Lin, Jin-Yi Lin, Ming-Tai Chuang,“A Low Area Digitalized Channel Selection Filter for DSRC System“ in Proceedings of IEEE International Symposia on VLSI Design, Automation and Test, April 2014.

    10. Hung-Wen Lin, Hsin-Lin Hu, Wu-Wei Lin,"A DLL-Based FSK Demodulator for 5.8GHz DSRC/ETC RF Receiver" in Proceedings of IEEE System on Chip Design Conference, Nov 2012. (SK Hynix Paper Award)

    11. Hung-Wen Lin, Ying-Chieh Ho, YingLin Fa, Chau-Chin Su, “5Gb/s Pulse Signaling Interface for Low Power On-Chip Data Communication,” in Proceedings of IEEE Circuits and Systems Conference, May 2010.
    12. Wei-Chang Liu, Chih-Hsien Lin, Shyh-Jye Jou, Hung-Wen Lu, Chau-Chin Su, Kai-Wei Hong, Kuo-Hsing Cheng, Shyue-Wen Yang, Ming-Hwa Sheu, “An illustration of micro-network on chip with 10-Gb/s transmission links,” in Proceedings of Asia Solid State Circuit Conference, November 2009.
    13. Shuo-Ting Kao, Hung-Wen Lu, Chau-Chin Su, “A 1.5V 7.5uW Programmable Gain Amplifier for Multiple Biomedical Signal Acquisition,” in Proceedings of IEEE Biomedical Circuits and Systems Conference, pp.73-76, November 2009.
    14. Hungwen Lu, Chauchin Su, and Chien-Nan Liu, ”A Scalable Digitalized Buffer for Gigabit I/O,” in Proceedings of Custom Integrated Circuits Conference, pp.241-244, September 2008.
    15. Chauchin Su, Pocheng Lin, and Hungwen Lu, ”An Inverter Based 2-MHz 42-μW ∑∆ADC with 20-KHz Bandwidth and 66dB Dynamic Range,” in Proceedings of Asia Solid State Circuit Conference, pp.63-66, November 2006.
    16. Hungwen Lu and Chauchin Su, ”A 1.25 to 5Gbps LVDS Transmitter with a Novel Multi-Phase Tree-Type Multiplexer,” in Proceedings of Asia Solid State Circuit Conference, pp. 389-392, November 2005.
    17. Hsin-Wen Wang, Hung-Wen Lu, and Chau-Chin Su, “A Self-Calibrate All-Digital 3Gbps SATA Driver Design,” in Proceedings of Asia Solid State Circuit Conference, pp. 57-60, November 2005.
    18. Wei-Da Chen, Jen-Chien Hsu, Hung-Wen Lu, and Chau-Chin Su, “A Spread Spectrum Clock Generator for SATA-II,” in Proceedings of International Symposium on Circuits and Systems, pp.2643-2646, May 2005.
    19. Hung-Wen Lu, Yin-Tin Chaung, and Chau-Chin Su, “All Digital 625Mbps & 2.5Gbps Deskew Buffer Design,” in Proceedings of International Symposium on VLSI Design, Automation and Test, pp. 258-261, April 2005.
    20. Hsin-Wen Wang, Hung-Wen Lu, and Chau-Chin Su, ”A Digitized LVDS Driver with Simultaneous Switching Noise Rejection,” in Proceedings of IEEE Asia-Pacific conference on Advanced System Integrated Circuits, pp.232-235, August 2004.
    21. Hung-Wen Lu and Chau-Chin Su, “A 5Gbps CMOS LVDS Transmitter with Multi-Phase Tree-Type Multiplexer,” in Proceedings of IEEE Asia-Pacific conference on Advanced System Integrated Circuits, pp.228-231, August 2004.

    國內會議論文 Domestic Conference

    1. T.-H. Lin, H.-W. Lin, " A Low Voltage, Low Process Sensitivity LVDS RX Front-End" 第三十二屆超大型積體電路研討會, 2021年8月.
    2. Z.-S. Zhang, T.-H. Lin, H.-W. Lin,"A Low-Area Programmable Low-Pass-Filter with Automatic -3dB Frequency Calibration," 第三十屆超大型積體電路研討會,2019年8月
    3. Z.-S. Zhang, T.-H. Lin, H.-W. Lin,"A Buffer Circuit for the Interface of RF and Baseband System," 第三十屆超大型積體電路研討會,2019年8月
    4. Z.-S. Zhang, J.-H. Yan, H.-W. Lin ,"A Tunable Low-Pass Filter with Wide Bandwidth-Range Using Mixed-Mode Controls," 第二十九屆超大型積體電路研討會,2018年8月
    5. J.-k. Li, Y.-L. Chen, H.-W. Lin,"A Baseband CDR circuit for Dedicated-Short-Range-Communications Systems," 第二十九屆超大型積體電路研討會,2018年8月
    6. S.-F. Chou, H.-W. Lin,"A 0.35V, 500Mbps Digitalized LVDS driver in 0.18um CMOS technology," 第二十七屆超大型積體電路研討會,2016年8月
    7. C.-H. Chuang, J.-K. Li, H.-W. Lin,"A Low-Area Digitalized Low-Pass-Filter with Programmable Active-RC Load," 第二十六屆超大型積體電路研討會, 2015年8月
    8. J.-Y. Lin, Y.-H. Huang, H.-W. Lin,"A Passband Calibration Circuit System for Channel Selection Filter," 第二十六屆超大型積體電路研討會, 2015年8月
    9. J.-S. Shao, S.-F. Zhou, H.-W. Lin, “A 1.2V 3.5Gbps Digitalized LVDS driver in 0.18um CMOS technology," 第二十六屆超大型積體電路研討會, 2015年8月(最佳論文候選)
    10. H.-W. Lin, G.-R. Wu, C.-Y. Lin,"An On-Chip Impulse Mode Interface Circuit Design," 第二十五屆超大型積體電路研討會, 2014年8月
    11. W.-W. Lin, H.-W. Lin, J.-K. Li,"A Band-Pass IF AGC Amplifier For DSRC System," 第二十五屆超大型積體電路研討會, 2014年8月
    12. H.-W. Lin, W.-W. Lin, C.-Y. Lin, “A IF AGC Amplifier For DSRC System," 第二十五屆超大型積體電路研討會, 2014年8月
    13. H.W. Lin, J.Y. Lin, M.T. Chuang, “A 40MHz IF Band Pass Filter for DSRC System,"第二十四屆超大型積體電路研討會, 2013年8月
    14. H.W. Lin, M.T Chuang, “A 10bits Fast Start Up Digital Control Oscillator,"第二十四屆超大型積體電路研討會, 2013年8月
    15. H.W. Lin, H.L Wu, W.W Lin, “A DLL-based FSK Demodulator for DSRC System with an Oscillator-based Delay Line,"第二十三屆超大型積體電路研討會, 2012年8月
    16. H.W. Lu, C.C. Yang, J.M. Shih and C.C. Su, " A 10Gb/s/pin Transceiver for On-Chip Bus with All-Digital SerDes Scheme," 第二十一屆超大型積體電路研討會, 2010年8月. (最佳論文候選)
    17. H.W. Lu, J.M. Shih and C.C. Su, " All-Digital Resonant DCO with Inverter-based Tunable Active Inductor," 第二十一屆超大型積體電路研討會, 2010年8月.
    18. S.-T. Kao, H.W. Lu, S.M. Chuang and C.C. Su, " A Low Power Analog Front-End for Biomedical Signal Recording," 第二十屆超大型積體電路研討會, 2009年8月. (最佳論文候選)
    19. S.-T. Kao, H.W. Lu, S.M. Chuang and C.C. Su, " A 1.5-V Programmable Front-End Bio-Potential Signal Acquisition IC," 第二十屆超大型積體電路研討會, 2009年8月.
    20. H.W. Lu and C.C. Su, “A Scalable Digitalized Buffer for Gigabit I/O," 第十九屆超大型積體電路研討會, 2008年8月.
    21. H.W. Lu, KuanYu Chen, Chau-Chin Su, “A Low Power Tree-Type Multiplexer with embedded timing skew switch, ” 第十八屆超大型積體電路研討會, 2007年8月.
    22. H.W. Lu, KuanYu Chen, Chau-Chin Su, “A Digitalize LVDS Driver with Output Level Self-Calibrate and Pre-Emphasis,” 第十七屆超大型積體電路研討會, 2006年8月.
    23. H.W. Lu and C.C. Su, “A 1.25-5Gbps CMOS LVDS Transmitter with Multi-Phase Tree-Type Multiplexer," 第十六屆超大型積體電路研討會, 2005年8月.
    24. H.W. Lu and C.C. Su, “A 2.5Gbps Digitalize LVDS Transceiver design,” 第十五屆超大型積體電路研討會, 2004年8月.
    25. H.W. Wang, H.W. Lu and C.C. Su, “A Digitized LVDS Driver with Simultaneous Switching Noise Rejection, ” 第十五屆超大型積體電路研討會, 2004年8月.
    26. H.W. Lune and C.C. Su, “A 5Gbps CMOS LVDS Transmitter with Multi-Phase Tree-Type Multiplexer," 第十四屆超大型積體電路研討會, 2003年8月

  • 相關著作與專利

    美國專利 USA

    1. No.10063236, Dec. 13, 2016, Hung-Wen Lin Shih-Fang Jhou and Chih-Hsiang Shao,"Low-voltage differential signaling transmitter and receiver. "

    2. No.7843276, Nov. 30, 2010. Hung-Wen Lu and Chau-Chin Su, “Oscillator circuit.”

    3. No.7977993, July 12, 2011. Hung-Wen Lu and Chau-Chin Su, “Signal delay circuit.”

    4. No.7912166, Mar. 22, 2011. Jen-Chien Hsu, Hung-Wen Lu, Chau-Chin Su, Yeong-Jar Chang, “Built-in jitter measurement circuit.”

    5. No.7495479, Feb. 24, 2009. Jen-Chien Hsu, Hung-Wen Lu, Chau-Chin Su, Yeong-Jar Chang, “Sample and hold circuit and related data signal detecting method utilizing sample and hold circuit.”

    6. No.7,474,239, January 6, 2009. Chau-Chin Su, Hung-Wen Lu, Shun-Min Chi, “Self-Calibrating High-Speed Analog-to-Digital Converter.”

    7. No.7,764,086, July 27, 2010, Hung-Wen Lu and Chau-Chin Su, “Buffer circuit.”

    8. No.7,415,089, August 19, 2008. Chau-Chin Su, Cheinhsi Lee, Hung-Wen Lu, Hsueh-Chin Lin, Yen-Pin Tseng, Chia-Nan Wang, Uan-Jiun Liu, ”High-speed serial link clock and data recovery”


    台灣專利 TAIWAN
    1. 專利號碼:I599173, 2017年9月, 林鴻文,周世芳,邵致翔,"低電壓差動訊號模式發射與接收電路"
    2. 專利號碼:286016, 2007年8月, 蘇朝琴,李建錫,呂鴻文, ”傳輸機之時脈與資料回復裝置與其操作方法”
    3. 專利號碼:272770, 2007年2月. 蘇朝琴,陳俊銘,呂鴻文, ”多相位數位控制震盪器.”
    4. 專利號碼:268055, 2006年12月. 蘇朝琴,李建錫,呂鴻文,林學錦,曾硯彬,王家男,劉萬鈞, ”高速串列鏈結時脈及資料回復系統及方法”
    5. 專利號碼:241766, 2005年10月1日. 蘇朝琴, 王信文, 呂鴻文, ”可抑制同步切換雜訊電路.”
    6. 專利號碼:239144, 2005年9月1日. 蘇朝琴,呂鴻文,莊英廷,”通訊傳輸機之數位相為校正緩衝器與其操作方法.”

    中國大陸專利 CHINA
    1. 公 开号: CN101207379, 2007.12.21, 吕鸿文;苏朝琴, “缓冲器电路”
    2. 公 开号: CN101359014, 2007.7.31, 吕鸿文;苏朝琴, “内建抖动测量电路”
    3. 公 开号: CN101499790, 2008.1.28, 吕鸿文;苏朝琴, “信号延迟电路 ”
    4. 公 开号: CN101499800, 2008.1.28, 吕鸿文;苏朝琴, “振荡电路 ”

  • 得獎事蹟

    1. 2015/11/2 Silicon Mitus paper award, 2015 IEEE International System-On-Chip Design Conference.
    2. 2015/8/2 第二十六屆超大型積體電路研討會,最佳論文候選, 紹致翔, 周世芳, 林鴻文.
    3. 2014/7/10 102學年度全國大學院校積體電路設計競賽 研究所全客戶設計組,佳作,林金誼、胡心麟
    4. 2014/7/10 102學年度全國大學院校積體電路設計競賽 研究所全客戶設計組,佳作,黃永興、莊承翰
    5. 2013/8/6 晶片設計中心2012年度優等設計獎,設計名稱: 應用於特定短距通訊系統之中頻帶通濾波器,林金誼、莊明泰
    6. 2013/8/6 晶片設計中心2012年度優等設計獎,設計名稱: 一個快速起振的十位元數位控制震盪電路,莊明泰
    7. 2012/11/5 SK Hynix paper award, 2012 IEEE International System-On-Chip Design Conference
    8. 工業技術研究院98年度優質專利,” Method and Apparatus for Clock / Data Recovery by using Oversampling techniques”, 蘇朝琴、李建錫、呂鴻文。
    9. 2009/11/18 亞洲固態電子電路會議2009年學生設計競賽優勝,” An illustration of micro-network on chip with 10-Gb/s transmission links”, 劉偉昌、林志憲、周世傑、呂鴻文、蘇朝琴、洪凱蔚、鄭國興、許明華。
    10. 2009/5/3 晶片設計中心2008年度佳作設計獎,設計名稱: 一個無被動電感與被動電容的數位控制店感電容式震盪電路 A LC tank Digital Control Oscillator without Passive Inductor ,呂鴻文、史汝敏、蘇朝琴、劉建男。
    11. 工業技術研究院97年度優質專利,”Buffer circuit”,呂鴻文、蘇朝琴。
    12. 2007/5/3 晶片設計中心2006年度優良設計獎,設計名稱: 低功率低面積的全新樹狀序列器 A 10Gbps Tree-Type Multiplexer Design”,陳冠宇、呂鴻文、蘇朝琴、劉建男。
    13. 2004/4/21 晶片設計中心2003年度優良設計獎,設計名稱: 625MHz低功率小面積全數位相位校正緩衝器 ”All Digital 625Mbps & 2.5Gbps Deskew Buffer Design,莊英廷、呂鴻文、蘇朝琴、劉建男。
    14. 2004/4/21 晶片設計中心2003年度佳作設計獎,設計名稱: 可自我校正全數位 A Self-Calibrate All-Digital 3Gbps SATA Driver Design,王信文、呂鴻文、蘇朝琴、劉建男。
    15. 2003/4/23 晶片設計中心2002年度優良設計獎,設計名稱: 5Gbps低壓差動訊號傳輸器 A 5Gbps CMOS LVDS Transmitter with Multi-Phase Tree-Type Multiplexer” ,呂鴻文、徐仁乾、蘇朝琴、劉建男。

^